Wafer Level Packaging of MEMS

Micro electro mechanical systems (MEMS) devices, also known as micromachines, are typically fragile, often containing moving parts that can be damaged during dicing. Wafer level packaging (WLP) prior to wafer dicing can provide protection from particles and dicing slurry, while significantly reducing form factor and reducing the overall die cost.

Increasingly, many MEMS devices, such as microsensors, require a vacuum or controlled atmosphere for operation. This could be used to control parameters such as the Q-factor (amount of damping), or to provide a reference vacuum for pressure sensors, or to reduce absorption in infrared sensors and improve sensitivity and resolution. Two such examples of wafer level packaging are silicon capping and thin film encapsulation, each providing benefits for specific packaging applications.

Silicon Capping

One common method of packaging micromachined devices is to bond a silicon cap wafer to the device wafer. This can be used for multiple sensors on the same die, utilizes metal-eutectic bonding and requires less bonding area than traditional glass frit capping. Through silicon vias (TSVs) can be used instead of I/O pads – further reducing form factor size. 

Silicon capping for wafer level packaging of MEMS
Fig.1 Schematic illustration of capping wafer bonded to MEMS wafer

 

Thin Film Encapsulation

A lower cost and simpler packaging alternative is thin film encapsulation. By eliminating the need for sealing/bonding and a capping wafer, thin film encapsulation is, for some MEMS designs, the simplest and lowest cost packaging alternative.

The technique uses a double sacrificial layer (normally silicon or silicon oxide) which supports the MEMS structure and defines a space above the structure while a cap layer is deposited over the device layer (Fig.s 2 & 3).

Silicon DRIE etch define MEMS structure Oxide deposition for MEMS WLP packaging
Fig. 2 Silicon DRIE to define MEMS structure Fig. 3 Oxide deposition to support MEMS structure

 

Holes in the capping layer allow an etchant (e.g vapor HF or XeF2 depending on the sacrificial material) to remove the sacrificial layer and “release” the moving MEMS structure (see Fig 4 & 5).

DRIE etch of polysilicon cap for MEMS WLP packaging   Vapour release etch
Fig. 4 Silicon DRIE of vents through polysilicon cap   Fig. 5 HF vapor release etch

 

These holes must then be closed by depositing a final sealing layer. Typical sealing materials include epi- or LPCVD PolySi , PECVD SiOx or SiNy or metals such as aluminium (Fig. 6)

Deposition of thin film sealing layer in MEMS Wafer Level packaging
Fig. 6 Deposition of sealing layer

 

Examples of Wafer level packaging of MEMS using thin film encapsulation

Wafer level packaging of MEMS accelerometer CMOS-MEMS device released with vapour HF and sealed with thick Al layer
Fig. 7 Si MEMS device, released using vapor
HF, capped with silicon and sealed with oxide
(SUMICAP Project)
Fig. 8 CMOS-MEMS device released with vapour HF
and sealed with thick Al layer
(Courtesy of BAOLAB Microsystems)

 

Ideally, the device package should be sealed without removing the wafer from vacuum, to avoid yield or performance loss from unwanted absorption of contaminating gases or moisture. Different MEMS devices require different cavity pressures, and the required pressure/gas composition can be tailored prior to sealing. Stress, temperature and vacuum requirements will determine optimum sealing material.

SPTS Technologies offers customers the complete range of processes required for thin film encapsulation of MEMS devices:

Click here to download an Application Brief on this topic

 

For more information about our wafer level packaging solutions, please click the links above or email enquiries@spts.com. Alternatively, you can contact us by completing a short form with your query and/or requirements.

Back  |  Top